

# Single Ended to fully differential Conversion

Most of the SciCompiler supported board require fully differential signaling to correct operate.

Differential signaling is a method for electrically transmitting information using two complementary signals. The technique sends the same electrical signal as a differential pair of signals, each in its own conductor. The receiving circuit responds to the electrical difference between the two signals, rather than the difference between a single wire and ground.

Provided that the source and receiver impedances in a circuit are equal (it is balanced), external electromagnetic interference tends to affect both conductors identically. Since the receiving circuit only detects the difference between the wires, the technique resists electromagnetic noise compared to one conductor with an un-balanced reference (low- $\Omega$  connection to ground).



#### **SINGLE ENDED TO DIFFERENTIAL CONVERSION**

In order to convert a single ended signal in a fully differential one, a fully differential Operational Amplifier is required



The signal input Vin is converted in a differential signal on the output Vout+- on the common mode voltage Vref thanks to the op-amp pin Vocm

The diff-amp in figure is configured for a differential gain of one, so the circuit's transfer function is

VOUT, DIFF = VOP - VON = VIN.







The output common-mode voltage, (VOP + VON)/2, is set by the voltage on the VOCM pin.



## **REGULATE OFFSET OF THE OUTPUT SIGNAL**

Usually input signal from radiation detector use just half of the voltage swing. Typically, the signal is only positive or negative.

Following circuit allows to translate the single ended input in a fully differential signa exploiting the fully dynamic of the ADC.

It very important to drive the OFFSET pin with a low impedance in order to maintain balanced the stadium



# **TERMINATING INPUT SIGNAL**

If it is necessary to terminate input signal with a 50R termination, the following scheme can be used









Considering that the V+ of the fully differential op-amp is a virtual ground, the input impedance seen by the signal generator is 50R. The 221R resistor is chosen to match on the V- input the impedance of the V+ input: 196R + (61.9R // 50R) = 221R

#### **MULTICHANNEL CONVERTER FOR R5560 REFERENCE DESIGN**

The THS4524 is a 145MHz, fully differential op-amp with quad channels in a single package. Its configuration perfectly match the R5560 differential quad channel input.



An Altium design schematic of a 32 channel driver stage for the R5560 is available on github: <a href="https://github.com/NuclearInstruments/SingleEndedToDifferential">https://github.com/NuclearInstruments/SingleEndedToDifferential</a>







The reference design is suitable to direct drive the R5560 converting signal from single ended to differential with no offset. It can be downloaded ad used as a starting point for a custom design





# **DT5550 ANALOG INPUT PINOUT**

The pinout of the frontal analog connector is shown in figure. Differential analog lines are indicated in red and the polarity is marked by the "\_P" and "\_N" label in the pin name.

|             | GND           |    |                           |
|-------------|---------------|----|---------------------------|
|             | 후             |    |                           |
|             | - 1           |    |                           |
|             | 20            |    |                           |
|             | _ [7]         |    | VHDCI                     |
|             |               |    | TE Connectivity 5796055-1 |
|             | SH            |    |                           |
| I2C SDA I   | 1 68          | 68 | CH 29 N                   |
| I2C SCL 35  | 35 34         | 34 | CH 29 P                   |
| CH 3 P 2    | 2 67          | 67 | CH 28 N                   |
| CH 3 N 36   | 36 33         | 33 | CH 28 P                   |
| CH 2 P 3    | 3 66          | 66 | CH 31 N                   |
| CH 2 N 37   | 37 32         | 32 | CH 31 P                   |
| CH I P 4    | 4 65          | 65 | CH 30 N                   |
| CH 1 N 38   | 4 65<br>38 31 | 31 | CH 30 P                   |
| CH 0 P 5    |               | 64 | CH 25 N                   |
| CII 0 N 39  | 5 64          | 30 | CII 25 P                  |
| CH 7 P 6    | 39 30         | 63 | CH 24 N                   |
| CH 7 N 40   | 6 63          | 29 | CII 24 P                  |
| CH 6 P 7    | 40 29         | 62 | CH 27 N                   |
| CH 6 N 41   | 7 62          | 28 | CH 27 P                   |
| CH 5 P 8    | 41 28         | 61 | CH 26 N                   |
| CH 5 N 42   | 8 61          | 27 | CH 26 P                   |
| CH 4 P 9    | 42 27         | 60 |                           |
| CH 4 N 43   | 9 60          | 26 | GIL 20 N                  |
| CH 11 P 10  | 43 26         | 59 | CH 20 N                   |
| CH 11 N 44  | 10 59         | 25 | CH 20 P                   |
| CH 10 P 11  | 44 25         | 58 | CH 21 N                   |
| CH 10 N 45  | 11 58         | 24 | CH 21 P                   |
| CH 9 P 12   | 45 24         | 57 | CH 22 N                   |
| CH 9 N 46   | 12 57         | 23 | CH 22 P                   |
| CH 8 P 13   | 46 23         | 56 | CH 23 N                   |
| CH 8 N 47   | 13 56         | 22 | CH 23 P                   |
| CH 15 P 14  | 47 22         | 55 | CH 16 N                   |
| CH 15 N 48  | 14 55         | 21 | CH 16 P                   |
| CH 14 P 15  | 48 21         | 54 | CII 17 N                  |
| CH 14 N 49  | 15 54         | 20 | CH 17 P                   |
| CII 13 P 16 | 49 20         | 53 | CII 18 N                  |
| CH 13 N 50  | 16 53         | 19 | CH 18 P                   |
| CH 12 P 17  | 50 19         | 52 | CII 19 N                  |
| CH 12 N 51  | 17 52         | 18 | CH 19 P                   |
|             | 51 18         |    |                           |
|             | SH            |    |                           |
|             |               |    |                           |
|             | 69            |    |                           |
|             | ိ             |    |                           |
|             |               |    |                           |
|             | =             |    |                           |
|             | GND           |    |                           |







| SYMBOL | DESCRIPTION               | MIN | MAX  |
|--------|---------------------------|-----|------|
| VCM    | Input common mode         | 0.5 | 3.5  |
| VDIFF  | Input Differential signal | 0   | 2Vpp |
| V_P    | Input positive terminal   | 0.5 | 3.5  |
| V_N    | Input negative terminal   | 0.5 | 3.5  |
| RIN    | Input impedance           |     | 100Ω |

We strongly suggest to use a VCM voltage between 0 and 1V for maximum performance

Connector Series: VHDCI connector Type: 71430-0008



## **R5560 ANALOG INPUT PINOUT**

The system is divided in four DAQ sections, each with 32 input channels and a dedicated FPGA. The frontal panel clearly identifies the analog channels, grouping them with the relative digital signals, Ethernet connectors and SFP+ links. The different sections can easily communicate each other thanks to fast horizontal links.



he R5560 has four groups of 8x RJ45 shielded connectors to carry analog signals. The pinout of the analog connector is shown in Figure below. The R5560 analog connector follows the standard pinout of the ethernet connectors. This allows to use standard CAT5e pre-crimped cables to connect pre-amplifiers to the board.











| PIN CABLE | COLOR        | PIN CONNECTOR | FUNCTION                          |  |
|-----------|--------------|---------------|-----------------------------------|--|
| 1         | White-Green  | DD-           | Negative terminal, Differential 1 |  |
| 2         | Green        | DD+           | Positive terminal, Differential 1 |  |
| 3         | White-Orange | DB-           | Negative terminal, Differential 2 |  |
| 4         | Blue         | DC-           | Positive terminal, Differential 3 |  |
| 5         | White-Blue   | DC+           | Negative terminal, Differential 3 |  |
| 6         | Orange       | DB+           | Positive terminal, Differential 2 |  |
| 7         | White-Brown  | DA-           | Negative terminal, Differential 4 |  |
| 8         | Brown        | DA+           | Positive terminal, Differential 4 |  |
|           |              |               |                                   |  |

| SYMBOL | DESCRIPTION               | MIN | MAX          |
|--------|---------------------------|-----|--------------|
| VCM    | Input common mode         | 0.5 | 3.5          |
| VDIFF  | Input Differential signal | 0   | 2Vpp         |
| V_P    | Input positive terminal   | 0.5 | 3.5          |
| V_N    | Input negative terminal   | 0.5 | 3.5          |
| RIN    | Input impedance           |     | 100 $\Omega$ |



